模态框(Modal)标题

在这里添加一些文本

模态框(Modal)标题

 
  • Home
  • About Journal
    • About Journal
    • Indexed in
    • Awards
  • Editorial Board
  • Guide for Authors
  • Browse
    • Current Issue
    • Just Accepted
    • Archive
    • Highlights
    • Topic
    • Most Viewed
    • Most Download
    • Most Cited
    • E-mail Alert
    • RSS
  • Subscribe
  • Download
  • Editorial Policy
  • Contact Us

Figure/Table detail

Development and challenges of Chiplet technology
LIU Zhaoyang, REN Bolin, WANG Zedong, LV Fangxu, ZHENG Xuqiang
Integrated Circuits and Embedded Systems, 2024, 24(2): 10-22.  

类别 SoC Chiplet技术
设计费用 高 低
设计周期 长 短
设计风险 高 低
性能 高 高
功耗 低 低
可定制性 难 易
上市时间 慢 快
面积大小 小 小
Table 1 Comparison of Chiplet and SoC technologies
Other figure/table from this article
  • Fig. 1 Chiplet chip under the UCIe1.0 standard
  • Fig. 2 Typical application scenario of Chiplet
  • Fig. 3 Intel Xeon Max CPU
  • Fig. 4 Architecture of AMD Zen2’ CCD[9]
  • Fig. 5 Application scenarios of Zen4’ CCD[10]
  • Table 2 Characteristics of interconnection technology in three application scenarios
  • Fig. 6 Single-ended high-speed parallel interface architecture
  • Fig. 7 Link initialization and training process under UCIe 1.0 standard
  • Table 3 Summary of advances of high-speed D2D interface in-package
  • Fig. 8 SerDes under DAC/ADC-based architecture
  • Fig. 9 SerDes under analog-mixed architecture
  • Table 4 Summary of advances of high-speed SerDes interface outside-package
  • Fig. 10 Chip diagram
  • Fig. 11 EMIB Packaging technology
  • Table 5 Standard of Chiplet interconnect interface
  • Fig. 12 Standard D2D packages defined in the UCIe1.0 specification
  • Figure. 13 Chiplet EDA requirements

京ICP备14021798号-2
Copyright © Integrated Circuits and Embedded Systems, All Rights Reserved.
Tel: 010-82317978 
E-mail: jices@buaa.edu.cn
Total visitors:   Visitors of today:   Now online:
Powered by Beijing Magtech Co. Ltd